Part of the  

Solid State Technology

  and   

The Confab

  Network

About  |  Contact

Posts Tagged ‘layer’

Mechanistic Modeling of Silicon ALE for FinFETs

Tuesday, April 25th, 2017

thumbnail

With billions of device features on the most advanced silicon CMOS ICs, the industry needs to be able to precisely etch atomic-scale features without over-etching. Atomic layer etching (ALE), can ideally remove uniform layers of material with consistent thickness in each cycle, and can improve uniformity, reduce damage, increase selectivity, and minimize aspect ratio dependent etching (ARDE) rates. Researchers Chad Huard et al. from the University of Michigan and Lam Research recently published “Atomic layer etching of 3D structures in silicon: Self-limiting and nonideal reactions” in the latest issue of the Journal of Vacuum Science & Technology A (http://dx.doi.org/10.1116/1.4979661). Proper control of sub-cycle pulse times is the key to preventing gas mixing that can degrade the fidelity of ALE.

The authors modeled non-idealities in the ALE of silicon using Ar/Cl2 plasmas:  passivation using Ar/Cl2 plasma resulting in a single layer of SiClx, followed by Ar-ion bombardment to remove the single passivated layer. Un-surprisingly, they found that ideal ALE requires self-limited processes during both steps. Decoupling passivation and etching allows for several advantages over continuous etching, including more ideal etch profiles, high selectivity, and low plasma-induced damage. Any continuous etching —when either or both process steps are not fully self-limited— can cause ARDE and surface roughness.

The gate etch in a finFET process requires that 3D corners be accurately resolved to maintain a uniform gate length along the height of the fin. In so doing, the roughness of the etch surface and the exact etch depth per cycle (EPC) are not as critical as the ability of ALE to be resistant to ARDE. The Figure shows that the geometry modeled was a periodic array of vertical crystalline silicon fins, each 10nm wide and 42nm high, set at a pitch of 42 nm. For continuous etching (a-c), simulations used a 70/30 mix of Ar/Cl gas and RF bias of 30V. Just before the etch-front touches the underlying SiO2 (a), the profile has tapered away from the trench sidewalls and the etch-front shows some micro-trenching produced by ions (or hot neutrals) specularly reflected from the tapered sidewalls. After a 25% over-etch (b), a significant amount of Si remains in the corners and on the sides of the fins. Even after an over-etch of 100% (c), Si still remains in the corners.

FIGURE CAPTION: Simulated profiles resulting from etching finFET gates with (a)–(c) a continuous etching process, or (d)–(f) an optimized ALE process. Time increases from left to right, and images represent equal over-etch (as a percentage of the time required to expose the bottom SiO2) not equal etch times. Times listed for the ALE process in (d)–(f) represent plasma-on, ignoring any purge or dwell times. (Source: J. Vac. Sci. Technol. A, Vol. 35, No. 3, May/Jun 2017)

In comparison, the ALE process (d-f) shows that after 25% over-etch (e) the bottom SiO2 surface would be almost completely cleared with minimal corner residues, and continuing to 100% over-etch results in little change to the profile. The ALE process times shown here do not include the gas purge and fill times between plasma pulses; to clear the feature using ALE required 200 pulses and assuming 5 seconds of purge time between each pulse results in a total process time of 15–20 min to clear the feature. This is a significant increase in total process time over the continuous etch (2 min).

One conclusion of this ALE modeling is that even small deviations from perfectly self-limited reactions significantly compromise the ideality of the ALE process. For example, having as little as 10 ppm Cl2 residual gas in the chamber during the ion bombardment phase produced non-idealities in the ALE. Introducing any source of continuous chemical etching into the ALE process leads to the onset of ARDE and roughening of the etch front. These trends have significant implications for both the design of specialized ALE chambers, and also for the use of ALE to control uniformity.

—E.K.